## Fabrication of high performance top-gate complementary inverter using a single carbon nanotube and via a simple process Cite as: Appl. Phys. Lett. **90**, 223116 (2007); https://doi.org/10.1063/1.2745646 Submitted: 06 April 2007 . Accepted: 10 May 2007 . Published Online: 01 June 2007 Y. F. Hu, K. Yao, S. Wang, Z. Y. Zhang, X. L. Liang, Q. Chen, L.-M. Peng, Y. G. Yao, J. Zhang, W. W. Zhou, and Y. Li ## ARTICLES YOU MAY BE INTERESTED IN Single- and multi-wall carbon nanotube field-effect transistors Applied Physics Letters **73**, 2447 (1998); https://doi.org/10.1063/1.122477 Ultrahigh secondary electron emission of carbon nanotubes Applied Physics Letters **96**, 213113 (2010); https://doi.org/10.1063/1.3442491 Advantages of top-gate, high-k dielectric carbon nanotube field-effect transistors Applied Physics Letters **88**, 113507 (2006); https://doi.org/10.1063/1.2186100 Lock-in Amplifiers up to 600 MHz ## Fabrication of high performance top-gate complementary inverter using a single carbon nanotube and via a simple process Y. F. Hu, K. Yao, S. Wang, Z. Y. Zhang, X. L. Liang, a), Q. Chen, and L.-M. Penga), Chen Key Laboratory for the Physics and Chemistry of Nanodevices, Peking University, Beijing 100871, China and Department of Electronics, Peking University, Beijing 100871, China Y. G. Yao, J. Zhang, W. W. Zhou, and Y. Li Key Laboratory for the Physics and Chemistry of Nanodevices, Peking University, Beijing 100871, China and College of Chemistry and Molecular Engineering, Peking University, Beijing 100871, China (Received 6 April 2007; accepted 10 May 2007; published online 1 June 2007) High performance complementary inverters have been fabricated using single-walled carbon nanotubes. The Al<sub>2</sub>O<sub>3</sub> top-gate dielectric is grown via first depositing an Al film followed by complete oxidation of the film. It is shown that the quality of the Al<sub>2</sub>O<sub>3</sub> film can be significantly improved by annealing at 400 °C, and stable p-type and n-type carbon nanotube field-effect transistors (CNTFETs) may be fabricated using either Pd (p-type) or Al (n-type) electrodes. High performance complementary inverter is demonstrated by integrating the p-type and n-type CNTFETs on the same carbon nanotube, and a gain of about 3.5 is achieved. © 2007 American *Institute of Physics.* [DOI: 10.1063/1.2745646] Carbon nanotube (CNT) field-effect transistors (CNT-FETs) have been fabricated and researched extensively because of their potential application in nanoelectronics. While high performance p-type CNTFETs have been fabricated by many groups around the world, 2-4 only a few reported stable high performance *n*-type CNTFETs (Refs. 5–8) and even fewer reported on the fabrication of complementary inverters with a gain of more than 1.9-12 Early CNTFETs were fabricated mainly using the backgate (or bottom gate) geometry and SiO<sub>2</sub> as the gate oxide. This CNTFET configuration is easy to fabricate and results in high $I_{on}/I_{off}$ ratio (typically larger than $10^5$ ). <sup>13,14</sup> However, the typical back-gate oxide thickness is a few hundred nanometers, which limits the performance of the CNTFETs and separate control on individual CNTFETs is difficult with this geometry. The introduction of high $\kappa$ materials for gate oxide<sup>2</sup> and the top-gate geometry<sup>3,11</sup> has dramatically changed the situation for fabricating high performance CNT-FETs. Various high $\kappa$ materials have been attempted, including ${\rm ZrO_2}, {}^{11}{\rm HfO_2}, {}^{8,15}{\rm Al_2O_3}, {}^{12}{\rm and TiO_2}. {}^{16}{\rm Usually high}$ quality high- $\kappa$ top-gate oxides were grown using atomic layer deposition technique. In this letter we report a simple procedure for fabricating both p- and n-type stable CNTFETs and high performance complementary inverter on a single CNT with Al<sub>2</sub>O<sub>3</sub> top-gate oxides using electron beam evaporation technique, and show that the performance of the fabricated top-gate CNTFETs is much improved comparing with that of the SiO<sub>2</sub> back-gated CNTFETs. It has been shown that CNTFETs can outperform state-of-the-art silicon FETs in many ways<sup>1-12</sup> because of their near ballistic electrical transport and chemical robustness. CNT is intrinsically compatible with high- $\kappa$ dielectrics due to the lack of dangling bonds at the nanotube/high- $\kappa$ dielectric interface and the weak noncovalent bonding interactions between the two materials. As a result electron transport in CNT is hardly (a) affected by the presence of high- $\kappa$ dielectric, while it is not true in the case of silicon complementary metal-oxide semiconductor (CMOS). Ultralong single-wall CNTs (SWCNTs) (Refs. 17 and 18) with a typical diameter of about 2-3 nm were used in this study. In principle, many FETs can be fabricated using a single SWCNT affording uniform performance. 12 SWCNTs were grown on degenerately n-doped Si wafer by chemical vapor deposition (CVD) and the wafer was covered with a layer of 100 nm thermal SiO<sub>2</sub>. After CNT growth, the position of the CNT was located and Al<sub>2</sub>O<sub>3</sub> film was grown on top of the CNT channel as defined by electron beam lithography and lift-off. The source (S), drain (D), and gate (G)electrodes (Pd or Al) were then fabricated using the same technique, as shown schematically in Fig. 1. In this work we choose Al<sub>2</sub>O<sub>3</sub> as the top-gate oxide for its wide band gap and good thermodynamic stability on Si. The performance of Al<sub>2</sub>O<sub>3</sub> as gate oxide was explored earlier by IBM group. 12 Complementary inverters with gain of about 1 were fabricated and five of them were integrated into a ring oscillator. In this work Al<sub>2</sub>O<sub>3</sub> thin film was first grown by electron beam deposition of Al<sub>2</sub>O<sub>3</sub> source material di- SWCNT SiO Si (b) -AI,0, SWNT. (c) n+ Si (back gate) FIG. 1. (Color online) Fabrication process of top-gate CNTFETs. (a) SWCNT was first grown on SiO<sub>2</sub> substrate by CVD method, (b) an Al<sub>2</sub>O<sub>3</sub> gate insulator layer was then grown on top of the SWCNT, (c) the source, drain, and gate electrodes were patterned by electron beam lithography and lift-off. (d) SEM image showing a typical so fabricated top-gate CNTFET. a) Authors to whom correspondence should be addressed. b)Electronic mail: liangxl@pku.edu.cn c)Electronic mail: lmpeng@pku.edu.cn rectly. However, it was found that with this directly grown Al<sub>2</sub>O<sub>3</sub> as the top-gate oxide, CNTFETs show hardly any field-effect for both the top-gate and back-gate voltage variations. The directly deposited Al<sub>2</sub>O<sub>3</sub> film was found to be very rough, and corresponding gate leakage current was found to be not negligible unless the film thickness exceeds 100 nm. This is partly because during the electron beam deposition process, the temperature at the Al<sub>2</sub>O<sub>3</sub> crucible is very high so that Al<sub>2</sub>O<sub>3</sub> may have partially decomposed and the deposited film is therefore not stoichiometric Al<sub>2</sub>O<sub>3</sub>. The directly grown Al<sub>2</sub>O<sub>3</sub> thin film may contain a large quantity of charge centers screening field modulation from both the top and back gates. In addition, the directly deposited Al<sub>2</sub>O<sub>3</sub> film is not as compact as natural Al<sub>2</sub>O<sub>3</sub> and contains many pin holes in the film leading to large gate leakage. In principle, this problem can be solved by post-high-temperature annealing (around 900 °C). However, we found that such a high temperature annealing will damage CNTs leading to device It is well known that there exists a layer of natural Al<sub>2</sub>O<sub>3</sub> on metal Al surface, and this oxide layer is very thin but very compact and being able to prevent the metal Al from further oxidation. This thin Al<sub>2</sub>O<sub>3</sub> layer has been proven to be good gate oxide for CNTFETs in bottom-gate configuration. 2,19 Noting that the natural Al<sub>2</sub>O<sub>3</sub> film is usually about 3-4 nm thick, we therefore choose to first deposit Al film on top of the CNT with a nominal thickness of 2 nm and then oxidate it in water rich oxygen for 1 h at 130 °C. Usually, an Al film of 1-2 nm is not continuous even after oxidation. We therefore repeat such a deposition and oxidation processes several times to obtain a thicker and more uniform Al<sub>2</sub>O<sub>3</sub> film. Quantitative atomic force microscopy examinations of the film revealed that the so grown film has a surface roughness of less than 1 nm. Electrical measurements show that the gate leakage current may be reduced below 1 pA for a 15 nm thick Al<sub>2</sub>O<sub>3</sub> film. When choosing Pd as the material for electrodes, the electrode forms an Ohmic contact or a low barrier Schottky contact with the valence band of the CNT leading to p-type CNTFETs. On the other hand, using Al as the doping source may result in *n*-type CNTFETs, although it was found that this technique works only when the electrode was fabricated in high vacuum (10<sup>-8</sup> torr) using sputtering technique and all measurements were carried out in vacuum.8 In our experiments we found that after the growth of the top Al<sub>2</sub>O<sub>3</sub> gate oxide all CNTFETs (either contacted using Pd or Al electrodes) shown *n*-type characteristics, and the $I_{on}/I_{off}$ ratio for the top-gate geometry is much lower than that for the backgate geometry. Since the Al<sub>2</sub>O<sub>3</sub> film growth began with the deposition of Al on top of the CNT, the deposited Al atoms may first dope the CNT with electrons before being oxidized, and this may explain the *n*-type characteristics of the as fabricated CNTFETs. It should be noted that the Al<sub>2</sub>O<sub>3</sub> film was grown layer by layer and there must exist some interface states or charges in the film or at the interface leading to the reduction of the field effect of the as fabricated CNTFETs. It was found that the performance of the devices may be significantly improved by subsequent annealing of the grown Al<sub>2</sub>O<sub>3</sub> film in Ar at 400 °C for about half an hour, while without damaging the CNT beneath the Al<sub>2</sub>O<sub>3</sub> film. After annealing high performance p-type CNTFETs were obtained for Pd contacted CNTs, as shown in Fig. 2(a) and stable *n*-type CNTFETs were obtained for Al contacted CNTs, as FIG. 2. (Color online) Transfer characteristics for (a) a p-type and (b) a n-type top-gate CNTFETs with 15 nm thick $Al_2O_3$ dielectric after annealing at 400 °C for half an hour. shown in Fig. 2(b). Typically, the performance of the n-type CNTFETs is not as good as that of the p-type CNTFETs, e.g., the $I_{on}/I_{off}$ ratio for n-type CNTFET is typically $10^2$ , while for p-type CNTFETs this ratio is more than $10^4$ . The higher performance of p-type CNTFETs results largely from the fact that excellent Ohmic contact forms between Pd and the valence band of CNT. Because the surface state pinning of the Fermi level at the metal/CNT interface is not firm, in principle, a suitable low work function metal may be used to form an Ohmic contact with the conduction band of the CNT, leading to near ballistic n-type CNTFETs. But up to now such an ideal n-type CNTFET has not been realized. The Al electrode forms a low barrier contact with the conduction band of the CNT, but not an ideal Ohmic contact. Figure 3 compares the gate transfer characteristics of a typical *p*-type CNTFET for the top- and back-gate geometries. This figure shows clearly that the top-gate efficiency is significantly improved compared to that for the back gate. While the subthreshold swing *S* for the back gate is about 1.5 V/decade, it is only 750 mV/decade for the top-gate ge- FIG. 3. (Color online) Gate voltage characteristics for both the Si back-gate $(\Box)$ and top-gate geometries (-). The red curves were obtained by varying $V_G$ from negative to positive and the blue curves from positive to negative. FIG. 4. (Color online) Transfer characteristics of a complementary voltage inverter fabricated using a single CNT, showing a gain of $\sim$ 3.5. The upper right inset is a SEM image of the inverter. ometry. The threshold voltage hysteresis in the gate transfer characteristics is also reduced significantly from about 8 V for the back-gate geometry to less than 1 V for the top-gate geometry, and this improvement is crucial for integrating separate devices into circuits. One such an example is the complementary inverter as shown in the insert of Fig. 4. A particular useful device for digital applications is a combination of n- and p-channel metal-oxide semiconductor (MOS) transistors on adjacent regions, and this complementary MOS (commonly called CMOS) combination is realized when a p-type and n-type CNTFETs were fabricated side by side using the same CNT and controlled by a common gate voltage. An important feature resulting from the CNT band structure is that there is only one effective mass of carrier in CNT which is the same for both holes and electrons leading to near symmetric hole and electron transport, while the effective electron mobility in Si is roughly twice that of the hole mobility, making the design and fabrication of CMOS circuits more complicated. Shown in Fig. 4 is the transfer characteristics of the inverter, and a scanning electron microscopy (SEM) image of this inverter being tested using four probes is shown in the upper right inset of Fig. 4. These voltage characteristics show clearly a linear region between $V_g = -0.5$ and 0 V, yielding a gain of about 3.5 for this complementary inverter. In conclusion, we demonstrated a simple process for fabricating stable p-type and n-type top-gate CNTFETs with $Al_2O_3$ being the gate oxide. The performance of the top-gate CNTFETs is shown to be much better than that of corresponding back-gate CNTFETs, and high performance complementary inverters with gain of about 3.5 are obtained by integrating the p- and n-type CNTFETs fabricated on the same SWCNT. This work was supported by the Ministry of Science and Technology (Grant Nos. 2006CB932401, 2006CB932402, and 2006AA03Z350), National Science Foundation of China (Grant Nos. 60571002, 10434010, and 90606026), and the National Center for Nanoscience and Technology of China. <sup>&</sup>lt;sup>1</sup>Ph. Avouris, Phys. World **20**, 41 (2007). <sup>&</sup>lt;sup>2</sup>A. Bachtold, P. Hadley, T. Nakanishi, and C. Dekker, Science **294**, 1317 (2001). <sup>&</sup>lt;sup>3</sup>S. Wind, J. Appenzeller, R. Martel, V. Derycke, and Ph. Avouris, Appl. Phys. Lett. **80**, 3817 (2002). <sup>&</sup>lt;sup>4</sup>A. Javey, J. Guo, Q. Wang, M. Lundstrom, and H. Dai, Nature (London) **424**, 654 (2003). <sup>&</sup>lt;sup>5</sup>M. Bockrath, J. Hone, A. Zettl, P. L. McEuen, A. G. Rinzler, and R. E. Smalley, Phys. Rev. B **61**, R10606 (2000). <sup>&</sup>lt;sup>6</sup>A. Javey, R. Tu, D. Farmer, J. Guo, R. Gordon, and H. Dai, Nano Lett. 5, 345 (2005). <sup>&</sup>lt;sup>7</sup>V. Derycke, R. Martel, J. Appenzeller, and Ph. Avouris, Appl. Phys. Lett. **80**, 2773 (2002). <sup>&</sup>lt;sup>8</sup>H. Oh, J. Kim, W. Song, S. Moon, N. Kim, J. Kim, and N. Park, Appl. Phys. Lett. **88**, 103503 (2006). <sup>&</sup>lt;sup>9</sup>V. Derycke, R. Martel, J. Appenzeller, and Ph. Avouris, Nano Lett. **1**, 453 (2001) <sup>&</sup>lt;sup>10</sup>X. Liu, C. Lee, C. Zhou, and J. Han, Appl. Phys. Lett. **79**, 3329 (2001). <sup>&</sup>lt;sup>11</sup>A. Javey, H. Kim, M. Brink, Q. Wang, A. Ural, J. Guo, P. McIntyre, P. McEuen, M. Lundstrom, and H. Dai, Nat. Mater. 1, 141 (2002). <sup>&</sup>lt;sup>12</sup>Z. H. Chen, J. Appenzeller, Y. M. Lin, J. S. Oakley, A. G. Rinzler, J. Y. Tang, S. J. Wind, P. M. Solomon, and Ph. Avouris, Science 311, 1735 (2006). <sup>&</sup>lt;sup>13</sup>S. Tans, A. R.M. Verschueren, and C. Dekker, Nature (London) **393**, 49 (1998). <sup>&</sup>lt;sup>14</sup>R. Martel, Appl. Phys. Lett. **73**, 2447 (1998). <sup>&</sup>lt;sup>15</sup>A. Javey, J. Guo, D. Farmer, Q. Wang, D. Wang, R. Gordon, M. Lundstrom, and H. Dai, Nano Lett. 4, 447 (2004). <sup>&</sup>lt;sup>16</sup>M. Yang, K. Teo, L. Gangloff, W. Milne, D. Hasko, Y. Robert, and P. Legagneux, Appl. Phys. Lett. 88, 113507 (2006). <sup>&</sup>lt;sup>17</sup>W. Zhou, Z. Han, J. Wang, Y. Zhang, Z. Jin, X. Sun, Y. Zhang, C. Yan, and Y. Li, Nano Lett. 6, 2987 (2006). <sup>&</sup>lt;sup>18</sup>Y. Yao, Q. Li, J. Zhang, R. Liu, L. Jiao, Y. Zhu, and Z. Liu, Nat. Mater. **6**, 283 (2007) <sup>&</sup>lt;sup>19</sup>J. Appenzeller, Y. M. Lin, J. Knoch, and Ph. Avouris, Phys. Rev. Lett. **93**, 196805 (2004).